# CROMEMCO ZPU Instruction Manual CROMEMCO, INC. 280 Bernardo Avenue Mountain View, CA 94040 Part No. 023-0012 September 1978 Copyright 1978 # TABLE OF CONTENTS | Section | 1: | INTRODUCTION | 2 | |---------|-----|---------------------------------|-----| | Section | 2: | OPERATING INSTRUCTIONS | 3 | | | 2.1 | POWER-ON JUMP | 3 | | | 2.2 | Z-80A CLOCK FREQUENCY SELECTION | 6 | | | 2.3 | WAIT STATE SELECTION | 7 | | | 2.4 | ADDRESS MIRROR SELECTION | 9 | | | 2.5 | REFRESH ENABLE | 9 | | | 2.6 | ALTAIR OR IMSAI INSTALLATION | 10 | | Section | 3: | THE S-100 BUS | 11 | | Section | 4: | ASSEMBLY INSTRUCTIONS | 19 | | | | ADII DADMO LICM | 2.2 | ## Section 1 # INTRODUCTION This manual contains assembly and operating instructions for Cromemco's powerful 4 MHz S-100 bus compatible Z-80A CPU card (ZPU). The ZPU is designed to bring the power and speed of the Z-80A processor to systems using the 8080-oriented S-100 bus. Thus, the manual also includes an extensive section detailing S-100 bus features. Read Section 2, $\underline{\text{OPERATING}}$ INSTRUCTIONS, before inserting the ZPU into your system S-100 bus. ## TECHNICAL SPECIFICATIONS Z-80A Microprocessor Card PROCESSOR: 4 MHz version of the Z-80. CLOCK RATE: 2/4 MHz (switch selectable). INSTRUCTION SET: 158 instructions including the 78 16 locations switch selectable. instructions of the 8080. POWER-ON JUMP: jumper wire enabled. POWER-ON JUMP LOCATIONS: WAIT STATE GENERATION: 0 - 4 wait states jumper wire selectable. M1 WAIT STATE: jumper wire selectable. BUS: S-100. POWER REQUIREMENTS: +8 volts @ 1.1 A. OPERATING ENVIRONMENT: 0 - 55°C. ### SECTION 2 ## OPERATING INSTRUCTIONS The Cromemco ZPU is an S-100 bus compatible CPU (Central Processing Unit) which uses the powerful Z-80A microprocessor. The Cromemco ZPU has an exclusive set of features designed to increase your total system computing power. Most importantly, the ZPU operates reliably at a 4 MHz clock rate--twice the speed of most other microcomputer systems. The ZPU offers Power-On Jump capability, an onboard wait state generator, optional independent selection of M1 wait states, address mirroring circuitry, and several other features discussed in this section. # 2.1 POWER-ON JUMP The ZPU Power-On Jump circuitry allows the board to be used in an S-100 bus system without front panel controls (e.g., Cromemco's Z-2, Z-2D and SYSTEM THREE). When system power is turned ON, the ZPU hardware forces and automatic jump to one-of-sixteen memory location selected with the four position Jump Address select switch. The automatic jump address corresponding to each switch setting is tabulated below: | SWITCH | | | | POWER-ON | |------------|------------|------------|------------|--------------| | | | | | | | <u>A15</u> | <u>A14</u> | <u>A13</u> | <u>A12</u> | JUMP ADDRESS | | Ø | Ø | ø | Ø | ØØØ0H | | Ø | Ø | Ø | 1 | 1000H | | Ø | Ø | 1 | Ø | 2000H | | Ø | Ø | 1 | 1 | 3000H | | Ø | 1 | Ø | Ø | 4000H | | Ø | 1 | Ø | 1 | 5000H | | Ø | 1 | 1 | Ø | 6000H | | Ø | 1 | 1 | 1 | 7000H | | 1 | Ø | Ø | Ø | 8000H | | 1 | Ø | Ø | 1 | 9000Н | | $\bar{1}$ | Ø | 1 | Ø | АФООН | | 1 | Ø | 1 | 1 | ВØØØН | | 1 | 1 | Ø | Ø | СØØØН | | 1 | ī | Ø | 1 | DØØØH | | 1 | 1 | 1 | Ø | ЕØØØН | | 1 | 1 | 1 | 1 | FØØØH | Note the Jump Address switch determines the four highest order bits in the jump address, with all other address bits set to logic $\emptyset$ . # EXAMPLE 1 Suppose you have a Cromemco Z-2D System which comes standard with a 4FDC card and RDOS (Resident Disk Operating System) in PROM memory. This program, which resides at C000-C3FFH, provides a convenient way to start-up a system. To effect an automatic jump to location C000H, the Jump Address switch should be set as shown below: ### EXAMPLE 2 Suppose you have a Cromemco Z-2 System, and you want to force a jump to the Z-80 Monitor program after a system Power-On or RESET. The Z-80 Monitor spans addresses E000-E3FFH, so you would then set the Jump Address switch to E000H as shown below: Your ZPU is factory shipped with the Power-On Jump feature enabled. To disable the function (resulting in an automatic jump to address 0000H only on a Power-On Clear or RESET), carefully cut the foil trace connecting two points on the board labeled "JUMP ENABLE". If your computer system has RESET and EXAMINE front panel controls, the function of each of these switches is altered when the automatic jump feature is enabled. Following a system RESET, the first instruction executed is not at address 0000H, but rather at one of the sixteen addresses specified with the Jump Address switch. Immediatley after a RESET, the EXAMINE switch must be toggled twice in order to examine the automatic jump location: once to clear the automatic jump and a second time to perform the actual examine operation. For computers with front panel switches and indicators, you can see how the Power-On Jump works by pressing the STOP switch, then raising the RESET switch. The number C3H should appear in the DATA display. This is the op code of the hardware jump instruction. Now press the EXAMINE NEXT switch; all Ø's will appear in the DATA display indicating the low order 8 bits of the jump address. Press the EXAMINE NEXT switch again; the high order 8 bits of the jump address will now appear in the DATA display. The lower four bits will all be Ø's, and the higher four bits will display the Jump Address switch bits. ## 2.2 Z-8ØA CLOCK FREQUENCY SELECTION The Z-80A may be clocked at either 4 MHz (with a 250 nsec cycle time) or 2 MHz (with a 500 nesc cycle time). The operating frequency is switch selectable with the toggle switch labeled "2" (2 MHz) and "4" (4 MHz). The line previously labeled "STACK" on the S-100 bus is used by the ZPU as a 4 MHz indicator line. The Cromemco Z-1 System front panel indicator which monitors this line is labeled "4 MHz" (it may be labeled "STACK" on non-Cromemco products). The indicator will be ON for 4 MHz operation, and OFF for 2 MHz operation. # 2.3 WAIT STATE SELECTION The ZPU features an on-board WAIT STATE generator to match the Z-80A clock frequency to your system's memory access time. The ZPU allows two types of wait state insertion. The first inserts from 0 to 3 wait state cycles (1 cycle = 250 nsec at 4 MHz; 500 nsec at 2 MHz) during every machine cycle; the second type inserts either one or no additional wait states during an instruction fetch cycle only (referred to as an M1-cycle in the Zilog literature), where the timing requirements are the tightest. If you are using Cromemco memory boards, leave your ZPU in its factory wired condition (no wait states); all wait state selection is done on the memory boards if required. Wait state selection to accommodate other boards is accomplished by re-configuring ZPU board jumpers Ml and W (just to the left of the Z-80A chip). A jumper wire from "W" to points labeled $\emptyset$ , 1, 2 and 3 selects $\emptyset$ , 1, 2 or 3 wait states on every machine cycle. A jumper wire from "M1" to points labeled $\emptyset$ and 1 selects either Ø or 1 additional wait states during an M1 cycle. When operating the ZPU at 4 MHz, a 250 nsec memory board requires no wait states to be compatible with the Z-80A CPU. Each additional W-wait state (from one to three) slows the required memory access time by 250 nsec, while an Ml-wait state slows the required memory access time an additional 110nsec (approx.). The corresponding figures for 2 MHz operation are; no wait states for 500 nsec memory boards, 500 nsec per W-wait state added, and an additional 235 nsec (approx.) for an Ml-wait state. You may find these figures to be somewhat conservative in actual practice. To get the maximum performance from your memory, you may wish to experimentally find the fewest number of wait states required for reliable operation. The ZPU comes factory pre-wired for no wait states. If a change is necessary, carefully cut the factory installed foil trace between points labeled "W" and "0", or between "M1" and "0" as appropriate before installing new jumper wires. ## 2.4 ADDRESS MIRROR SELECTION The 8080 microprocessor repeats (or mirrors) the 8-bit address of an I/O port in both the high and low order 8 bits of the address bus. Although this characteristic is not inherent in the Z-80A CPU, the ZPU board is designed to mimic this behavior through address mirror circuitry assuring ZPU compatibility when updating older 8080 systems. The address mirror circuitry is enabled by the short run of foil between pads labeled "AM" and "ON" (between IC7 and IC8 on the board). If you wish to disable this circuitry, carefully cut the existing foil trace, and in its place, connect pads "AM" and "OFF" with a jumper wire. ## 2.5 REFRESH ENABLE Certain types of dynamic memory boards require that the refresh address supplied by the Z-80A be mirrored in the eight high order address lines. To enable this feature, install a jumper wire between the two pads labeled "RFSH ENAB". The ZPU is factory shipped with this connection broken as no Cromemco memory boards require address mirroring. # 2.6 ALTAIR OR IMSAI INSTALLATION If you are using an IMSAI 8080 computer, the cable from the front panel may be plugged directly into socket Jl on the ZPU board. If you are using an ALTAIR 8800 or 8800A computer, a DIP plug must be installed in place of the Molex connector on the front panel cord. When wiring the connector, note that the data lines are not arranged sequentially on the ALTAIR connector as they are on the ZPU connector (refer to the figure below for wiring information). ALTAIR MOLEX CONNECTOR o o o o o o o o o D3 D2 D1 DØ D4 D5 D6 D7 # Section 3 ### THE S-100 BUS The Cromemco ZPU card is designed to interface the Z-80A microprocessor to the industry standard S-100 bus. The S-100 bus, in turn, is designed to interface a CPU module to as many as 20 additional memory, I/O interface, or other processor modules. This bus standard was originally known as the "Altair" bus appearing in the MITS Altair line of computers in 1975. The bus was quickly adopted by a host of microcomputer manufacturers and was named the "S-100" bus by Dr. Roger Melen of Cromemco Inc. in August of 1976. The S-100, or "Standard-100", bus is now widely regarded as the most-used busing standard ever developed in the computer industry. Physically, the S-100 bus is realized as a set of 100-contact edge connectors mounted to a common mother board and wired in parallel. The modules that plug into the edge connectors of the S-100 bus are circuit cards that measure 5" by 10". The S-100 bus was originally designed for use with a CPU module using the 8080 microprocessor, and consequently, the bus signal definitions closely follow those of an 8080 system. The Z-80A microprocessor signal lines differ quite dramatically from the 8080 lines (e.g., the Z-80A is driven by a single phase clock, the 8080 by a two phase clock), but the ZPU board is designed to supply all "8080-like" S-100 bus functions (including the two phase clock). The signals of the S-100 bus can be grouped in four functional categories: 1) power supply, 2) address, 3) data, and 4) clock and control signals. A complete listing of the S-100 bus signals is shown below: ## S-100 BUS | 1. | +8 VOLTS | | - | | +8 VOLTS | | pSYNC | |-----|----------------|-----|--------|-----|-------------------|-----|-----------------| | 2. | +18 VOLTS | | | | -18 VOLTS | | pWR | | 3. | EXT. READY | | | | SSW DISABLE | | pDBIN | | | UNDEFINED | | | 54. | EXT. CLEAR | | | | | | | A4 | | UNDEFINED | 8Ø. | Al | | | 6/2 " | 31. | A3 | 56. | 11 | 81. | A2 | | 7. | v. 3 📍 | 32. | A15 | 57. | 11. | 82. | A6 | | 8. | Ç. Ş. ₩ | 33. | A12 | 58. | 11 | 83. | A7 | | 9. | 11 | 34. | A9 | 59. | n, | 84. | A8 | | lØ. | 11 | 35. | DOl | 6Ø. | rt | 85. | A13 | | 11. | 0 | 36. | DOØ | 61. | ti . | 86. | A14 | | 12. | NMI | 37. | A I Ø | 62. | " | 87. | All | | 13. | UNDEFINED | 38. | DO4 | 63. | 11 | 88. | DO2 | | 14. | I * 5 " | 39. | D05 | 64. | 7 . 3 . 11 | 89. | DO3 | | | ZT < 0"/0 | 4Ø. | D06 | 65. | MEM. REQUEST | 90. | DO7 | | | | 41. | DI2 | 66. | REFRESH | 91. | DI4 | | 17. | 27 C W 1 | 42. | DI3 | 67. | UNDEFINED | 92. | DI5 | | 18. | STATUS DISAB. | 43. | DI7 | 68. | MEM. WRITE | 93. | DI6 | | 19. | CONTROL DISAB. | 44. | sMl | 69. | PROTECT STAT. | 94. | DIl | | 2Ø. | UNPROT. MEM. | 45. | sOUT | 7Ø. | PROTECT MEM. | 95. | DIØ | | 21. | SINGLE STEP | 46. | sINP | 71. | RUN | 96. | SINTA | | 22. | ADDR. DISAB. | 47. | sMEMR | 72. | pREADY | 97. | s <del>WO</del> | | 23. | DO DISABLE | 48. | SHLTA | 73. | $\overline{TMI}q$ | 98. | sSTACK/4 MHz | | | $\phi$ 2 CLOCK | | | 74. | pHOLD | 99. | PWR-ON CLEAR | | | | | GROUND | 75. | | | GROUND | # S-100 POWER SUPPLY +8 Volts Pins 1 and 51 +18 Volts Pin 2 -18 Volts Pin 52 Ground Pins 50 and 100 Three unregulated D.C. power supply voltages appear on the S-100 bus: +8 volts, +18 volts and -18 volts. The main power supplies are unregulated, so power supply regulation must be performed on each individual circuit card, usually by three-terminal regulator IC's. Distributed power supply regulation has several advantages over a single, centrally regulated supply: -Each card is individually protected from voltage overload. Faulty regulation in one master supply cannot destroy the entire computer system. -The heat produced by voltage regulation is thermally distributed through a larger physical volume. -Voltage drops along the bus do not influence the voltage on the card circuitry itself. -Initial cost of the computer mainframe is lower. Regulation circuitry is purchased only as additional cards are added to the system. An S-100 bus mainframe capable of accepting a full 21 cards (like the Cromemco Z-2, Z-2D and SYSTEM THREE) typically has a power supply current capacity of 30 amps at +8 volts and 15 amps at +18 and -18 volts. ## S-100 ADDRESS SIGNALS | ΑØ | PIN | 79 | A8 | PIN | 84 | |----|-----|----|-----|-----|----| | A1 | PIN | 8Ø | A9 | PIN | 34 | | A2 | PIN | 81 | AlØ | PIN | 37 | | Α3 | PIN | 31 | All | PIN | 87 | | A4 | PIN | 3ø | A12 | PIN | 33 | | Α5 | PIN | 29 | A13 | PIN | 85 | | A6 | PIN | 82 | A14 | PIN | 86 | | Α7 | PIN | 83 | A15 | PIN | 32 | There are 16 address lines on the S-100 bus allowing the direct addressing of 65,536 words of memory space. Tri-state TTL drivers are used to drive the address bus. One S-100 bus control line (ADDRESS DISABLE) can be used to disable the address drivers to allow DMA operations when other cards need to take control of the address bus. # S-100 DATA SIGNALS | DIØ | PIN | 95 | DOØ | PIN | 36 | |-----|-----|----|-----|-----|----| | DIl | PIN | 94 | DO1 | PIN | 35 | | DI2 | PIN | 41 | DO2 | PIN | 88 | | DI3 | PIN | 42 | DO3 | PIN | 89 | | DI4 | PIN | 91 | DO4 | PIN | 38 | | DI5 | PIN | 92 | D05 | PIN | 39 | | DI6 | PIN | 93 | D06 | PIN | 4Ø | | DT7 | PTN | 43 | D07 | PIN | 90 | Although the S-100 bus is based on the 8080 microprocessor which has an 8-bit bi-directional data bus, the S-100 has two directional data busses, each 8 bits wide. The data input bus is called the DI bus, and the data output bus is called the DO bus. The S-100 provides for one control line to disable the DO bus $(\overline{DO} \ \overline{DISABLE})$ for DMA operations. # S-100 CLOCK AND CONTROL SIGNALS | EXT READY | PIN 3 | SSW DISABLE | PIN | 53 | |----------------|--------|-------------------|-----|----| | NMI | PIN 12 | EXT. CLEAR | PIN | 54 | | STATUS DISAB. | PIN 18 | MEM. REQ. | PIN | 65 | | CONTROL DISAB. | PIN 19 | REFRESH | PIN | 66 | | UNPROTECT | PIN 2Ø | MEM. WRITE | PIN | 68 | | SINGLE STEP | PIN 21 | PROTECT STATUS | PIN | 69 | | ADDR. DISAB. | PIN 22 | PROTECT | PIN | 7Ø | | DO DISABLE | PIN 23 | RUN | PIN | 71 | | $\phi$ 2 | PIN 24 | pREADY | PIN | 72 | | $\dot{\phi}$ 1 | PIN 25 | PINT | PIN | 73 | | pHLDA | PIN 26 | p <del>HOLD</del> | PIN | 74 | | TIAWq | PIN 27 | PRESET | PIN | 75 | | pINTE | PIN 28 | pSYNC | PIN | 76 | | sM1 | PIN 44 | pWR | PIN | 77 | | sOUT | PIN 45 | pDBIN | PIN | 78 | | sINP | PIN 46 | SINTA | PIN | 96 | | sMEMR | PIN 47 | s <del>ŴO</del> | PIN | 97 | | | | | | | SHLTA PIN 48 SSTACK/4 Mhz PIN 98 2 MHz CLOCK PIN 49 PWR-ON CLEAR PIN 99 There are three clock signals on the S-100 bus: $\phi$ l (pin 25), $\phi$ 2 (pin 24) and 2 MHz Clock (pin 49). The 2 MHz CLOCK line is always a 2 MHz signal regardless of the processor clock frequency. $\phi$ l and $\phi$ 2 provide a two phase non-overlapping clocks at the processor clock frequency. All clock and control signals on the S-100 bus are standard TTL levels. Control signals on the S-100 bus which are functionally equivalent to control signals used with the 8080 microprocessor are prefixed with a lower case "p". Thus phlda, pwait, pinte, pready, phold, pint, preset, psync, pwar and pdbin serve the same function as the corresponding control signals for the 8080 microprocessor. Similarly, S-100 bus signals prefixed with an "s" are functionally equivalent to the corresponding outputs of the 8080 status latch. These signals include sml, sout, sinp, smemr, shlta, sinta, swo and sstack. The sstack line (pin 98) is used to indicate stack operations in 8080 systems; however in Cromemco Z-80A systems, this line is used instead to indicate 4 MHz operation (logic 1) or 2 MHz operation (logic 0). Four of the S-100 control lines are dedicated to tristating bus drivers (e.g., during DMA operations). ADDRESS DISABLE is used to disable the address bus; DO DISABLE is used to disable the Data Output bus; STATUS DISABLE is used to disable the status lines (those prefixed with an "s"); and CONTROL DISABLE is used to disable the clock and control signals. Three of the S-100 control signals shown are used only with the Z-80A CPU. These are $\overline{\text{NMI}}$ (Non-Maskable Interrupt), $\overline{\text{MEMORY REQUEST}}$ , and $\overline{\text{REFRESH}}$ . The functions of these signals on the S-100 bus are the same as the corresponding lines of the Z-80A microprocessor. The remaining ten defined lines are used primarily in S-100 systems with an operator's front panel. A front panel switch can be used to protect RAM or PROM memory from accidental memory write operations by issuing a PROTECT (pin 70) signal to the bus. The memory can be unprotected by the UNPROTECT (pin 20) signal, and the current PROTECTED or UNPROTECTED status of any memory can be determined from the PROTECT STATUS (pin 69) signal. MWRITE (pin 68) is used to indicate a memory write operation and is used in conjunction with front panel memory deposit. EXT. READY is an alternate to pREADY to avoid bus conflicts when both front panel circuitry and other circuitry need control of the processor READY line. Front panel controls can be used to run or stop the processor or to single step through a program as indicated on the RUN (pin 71) line and the SINGLE STEP (pin 21) line. When front panel sense switches are assigned to a specific input port, the SENSE SWITCH DISABLE (SSW DISABLE, pin 53) is used to disable the DI bus during sense switch inputs. EXTERNAL CLEAR (pin 54) is activated by an auxillary front panel switch, but it is assigned to no specific function. Finally, there is the POWER-ON CLEAR signal that remains at logic Ø when power is first turned on, and then transitions to logic 1 approximately 100 milliseconds later to indicate that power is on and the power supply voltages have stabilized. # Section 4 #### ASSEMBLY INSTRUCTIONS If you purchased a ZPU kit, you will find assembly to be straight-forward provided you follow the instructions below. All parts are inserted from the component side of the board (with the white printed legend), and all soldering is done from the opposite side. Be sure to use a high quality rosin core solder (DO NOT use acid core solder), and a fine tipped low wattage (25 W or less) soldering iron. The printed legend on the component side shows the exact position and orientation of each component. Check off each instruction step when completed. ( ) Solder in position the 1/4-watt 5% carbon film resistors: | Rl | lK | (brown-black-red) | |-----|-----|-----------------------| | R2 | lK | (brown-black-red) | | R3 | 18Ø | (brown-grey-brown) | | R4 | 18Ø | (brown-grey-brown) | | R5 | 27Ø | (red-violet-brown) | | R6 | 27Ø | (red-violet-brown) | | R7 | løĸ | (brown-black-orange) | | R8 | 39Ø | (orange-white-brown) | | R9 | 33Ø | (orange-orange-brown) | | RlØ | 33Ø | (orange-orange-brown) | | Rll | lK | (brown-black-red) | | R12 | løø | (brown-black-brown) | | R13 | 18Ø | (brown-grey-brown) | | | | | | R14 | 100 | (brown-black-brown) | |-----|-----|-----------------------| | R15 | 330 | (orange-orange-brown) | | R16 | 33Ø | (orange-orange-brown) | | R17 | 56Ø | (green-blue-brown) | - ( ) Install forty-four IC sockets for IC3-IC43, RN1, RN2 and J1. - ( ) Install the twenty-six capacitors. WHEN INSTALLING THE 10 mfd TANTALUM CAPACITORS MAKE CERTAIN THAT THE "+" END OF THE CAPACITOR IS ALIGNED WITH THE "+" PRINTED ON THE BOARD. - ( ) Install SIP resistor networks RN3, RN4 and RN5. The arrow tips printed on the circuit board point to pin 1; align arrows with numerals "1" printed on the RN packages. - ( ) Install Ql, a 2N3904 transistor, with the flat side facing the top of the board. - ( ) Install the heatsink and voltage regulator ICs (ICI and IC2) in the upper left-hand corner of the board. Make sure the regulator legs do $\underline{\text{not}}$ make contact with the metallic heat sink. - ( ) Install the speed-select toggle switch just to the right of the heatsink. - ( ) Solder in position the 8.000 MHz crystal just to the right of the speed-select switch. Mechanically secure the crystal by soldering a short piece of number 24 wire to the hole on one side of the crystal, pull the wire tightly over the top of the crystal through the hole on the opposite side, then solder it in place. - ( ) Install the four position Jump Address switch on the right side of the board. The arrow on the switch package indicating the ON position should point to the right. - ( ) Install all ICs and resistor networks in their sockets (see Note below). The arrow tips printed on the circuit board point to pin 1 (see figure below). After inserting the ICs and RNs, verify that they are all oriented in the $\underline{same}$ direction (pin 1 UP) with the exception of IC5 (pin 1 to the LEFT). # IMPORTANT NOTE The most common assembly faults are bent-under IC and RN legs. To avoid this annoying problem, first bend the IC legs to closely match the IC socket span. Then "rock" the IC into its socket with a gentle end-to-end pressure. Visually inspect the legs after insertion by looking beneath the device. This completes the construction of the Cromemco Z-80 CPU board. Carefully inspect your work before proceeding. Take particular care to see that there are no inadvertent solder bridges between pads and adjacent foil areas. # ZPU PARTS LIST (REV E) | Capacitors | | Part No. | | | | |------------|-----------------|----------------------|------------|-------------|----------------------| | Cl | 10 uF | 004-0032 | IC32 | 7400 | 010-0000 | | C2 | .ØØl uF | 004-0022 | IC33 | 74LSØ4 | Ø1Ø-ØØ66 | | C3 | .005 uF | 004-0025 | IC34 | 74LSØØ | Ø1Ø-ØØ69 | | C4 | .ØØ5 uF | 004-0025 | IC35 | 74LSØ2 | 010-0068 | | C5 | Ø.l uF | 004-0030 | IC36-41 | 74367 | Ø10-0080 | | C6 | 10 uF | 004-0032 | IC42 | 7408 | 010-0027 | | C7 | 150 pF | 004-0011 | IC43 | 74LSØ4 | 010-0066 | | C8 | 56 p <b>F</b> | 004-0006 | | | | | C9 | 1∅ uF | 004-0032 | | | | | ClØ | 10 uF | 004-0032 | | | | | C11-C2 | | 004-0030 | Resisto | rs | Part No. | | C25 | 150 pF | 004-0011 | | | ~~~ ~~~ | | C26 | 10 uF | 004-0032 | Rl | lK | 001-0018 | | | | | R2 | 1K | 001-0018 | | Integr | cated Circui | ts | R3 | 180 | 001-0009 | | T 0.1 | T W 2 4 0 m = F | alo agai | R4 | 180 | 001-0009 | | IC1 | LM340T-5 | 012-0001 | R5 | 27Ø | 001-0011 | | IC2 | LM34ØT-5 | 012-0001 | R6 | 27Ø | 001-0011 | | IC3 | 74164 | 010-0007 | R7 | 1ØK | 001-0030 | | IC4 | 74157 | 010-0009 | R8 | 39Ø | 001-0013 | | IC5 | Z-8ØA | 011-0010 | R9 | 330 | 001-0012 | | IC6 | 74LSØ4 | 010-0066 | R1Ø | 33Ø<br>1K | 001-0012<br>001-0018 | | IC7<br>IC8 | 74LS1Ø | 010-0063 | R11 | | 001-0013<br>001-0007 | | IC9 | 7400<br>7474 | 010-0000 | R12<br>R13 | 100<br>180 | 001-0007 | | lClØ | 74/4 | Ø10-ØØ19<br>Ø10-ØØ3Ø | R15 | 330 | 001-0009 | | IC11 | 74367 | 010-0030<br>010-0080 | R15 | 330 | 001-0012 | | IC11 | 74367 | 010-0080<br>010-0080 | R16 | 33ø | ØØ1-ØØ12 | | IC12 | 74367 | 010-0080 | R17 | 180 | 001-0012 | | IC13 | 74367 | 010-0080 | R17 | 180<br>1K | ØØ1-ØØ18 | | IC15 | 74LSØ4 | 010-0066 | R19 | 180 | 001-0009 | | IC16 | 74157 | 010-0009 | RIJ | 100 | | | IC17 | 74LS10 | 010-0063 | Resista | or Network: | 3 | | IC18 | 7400 | 010-0000 | Reside | or neemorn. | _ | | IC19 | 7474 | 010-0019 | RN1 4 | 4.7K DIP | ØØ3-ØØ17 | | IC2Ø | 74LSØ4 | 010-0066 | RN 2 | 1K DIP | ØØ3-ØØ16 | | IC21 | 7474 | Ø1Ø-ØØ19 | RN3 | 1K SIP | 003-0007 | | IC22 | 7408 | 010-0027 | RN4 | 1K SIP | 003-0007 | | IC23 | 74367 | 010-0080 | RN5 | 330 SIP | 003-0004 | | IC24 | 74367 | 010-0080 | | | | | IC25 | 74367 | 010-0080 | | | | | IC26 | 74367 | 010-0080 | | | | | IC27 | 74367 | 010-0080 | | | | | IC28 | 7 <b>4S</b> 133 | 010-0089 | | | | | IC29 | 74164 | 010-0007 | | | | | IC3Ø | 7474 | 010-0019 | | | | | IC31 | 74LSØ4 | 010-0066 | | | | # Miscellaneous | Q1 2N34Ø4 | 009-0001 | |-----------------|----------| | X1 8-MHZ XTAL | 026-0001 | | SW1 SPDT SWITCH | Ø13-ØØØØ | | SW2 DIP SWITCH | 013-0001 | | HEATSINK | 021-0017 | | 6-32 SCREWS (4) | 015-0000 | | 6-32 NUTS (4) | 015-0013 | | #18 WIRE | 019-0012 | | SOCKET 40 PIN | 017-0006 | | 22-SOCKETS, | | | 14 PIN | 017-0001 | | 21-SOCKETS, | | | 16 PIN | 017-0002 | | ZPU PC BOARD | | | | | ## Software CROMEMCO Z-80 MONITOR (PAPER TAPE) # Documentation Z-80 MONITOR MANUAL ZPU INSTRUCTION MANUAL Z-80A CPU TECHNICAL MANUAL ### WARRANTY Your factory-built ZPU is warranted against defects in materials and workmanship for a period of 90 days from the date of delivery. We will repair or replace products that prove to be defective during the warranty period provided they are returned to Cromemco. No other warranty is expressed or implied. We are not liable for consequential damages. Should your factory-built ZPU fail after the warranty period, it will be repaired provided that it is returned to Cromemco, for a fixed service fee. We reserve the right to refuse to repair any product that in our opinion has been subject to abnormal electrical or mechanical abuse. The service fee is currently \$70.00 and is subject to change. Your assembled ZPU kit will be repaired, provided that it is returned to Cromemco, for a fixed service fee. We reserve the right to refuse repair of any kit that in our opinion has not been assembled in a workmanlike manner or has been subject to abnormal electrical or mechanical abuse. Payment of the service fee must accompany the returned merchandise. The service fee is currently \$70 and is subject to change.